

## Statement of Volatility - Dell PowerEdge T550

Dell PowerEdge T550 contains both volatile and non-volatile (NV) components. Volatile components lose their data immediately upon removal of power from the component. Non-volatile components continue to retain their data even after the power has been removed from the component. Components chosen as user-definable configuration options (those not soldered to the motherboard) are not included in the Statement of Volatility. Configuration option information (pertinent to options such as microprocessors, remote access controllers, and storage controllers) is available by component separately. The following NV components are present in the PowerEdge T550 server.

| Planer PCH Internal CMOS  |                    |                    |                             |                                   |
|---------------------------|--------------------|--------------------|-----------------------------|-----------------------------------|
| PCH Internal CMOS         |                    |                    |                             |                                   |
|                           | Non-Volatile       | 1                  | U_PCH1                      | 256 Bytes                         |
| RAM                       | N                  |                    | ID45                        | 22.145                            |
| BIOS SPI Flash            | Non-Volatile       | 1                  | JP45                        | 32 MB                             |
| BIOS Data SPI Flash       | Non-Volatile       | 1                  | U12                         | 4 MB                              |
| iDRAC SPI Flash           | Non-Volatile       | 1                  | JP4                         | 4 MB                              |
| BMC EMMC                  | Non-Volatile       | 1                  | U9                          | 8 GB                              |
| iDRAC DDR4                | Volatile           | 1                  | U4                          | 8Gb                               |
| System CPLD RAM           | Volatile           | 1                  | U_CPLD1                     | 432 Kb                            |
| System CPLD RAM           | Non-Volatile       | 1                  | U_CPLD1                     | 448 Kb                            |
| System Memory             | Volatile           | Up to 8 per<br>CPU | CPU1: A1~A8,<br>CPU2: B1~B8 | Up to 64 GB per DIMM              |
| CPU Vcore and VSA         | Non-Volatile       | 1 for CPU1,        | PU1                         | 16KB                              |
| Regulators                |                    | 1 for CPU2         | PU13                        |                                   |
| Memory VDDQ               | Non-Volatile       | 1 for CPU1,        | PU25                        | 16KB                              |
| Regulators                |                    | 1 for CPU2         | PU30                        |                                   |
| LOM SPI FLASH             | Non-volatile       | 1                  | U2                          | 8MB                               |
| 8 x 2.5" SAS/SATA from    | nt Backplane       |                    |                             |                                   |
| SEP internal flash        | Non-Volatile       | 1                  | U46                         | 4Mbit in-chip SPI Serial<br>Flash |
| Backplane External<br>FRU | Non-Volatile       | 1                  | U46                         | 256 Bytes                         |
| 8 x 3.5" SAS/SATA fror    | nt Backplane       |                    |                             |                                   |
| SEP internal flash        | SEP internal flash | SEP internal flash | SEP internal flash          | SEP internal flash                |
| Backplane External        | Backplane          | Backplane          | Backplane External FRU      | Backplane External FRU            |
| FRU                       | External FRU       | External FRU       | Bushpiane External TNO      | Buckplane External FNO            |
| H745 fPERC (Internal (    | Controller)        |                    |                             |                                   |

| SDRAM             | Volatile            | 4   | U1077~U1080 | 4GB      |
|-------------------|---------------------|-----|-------------|----------|
| NV Flash          | Non-volatile        | 1   | U1100       | 32Gb     |
| BMU               | Non-Volatile        | 1   | U1090       | 180KB    |
| SPI Flash         | Non-Volatile        | 1   | U1086       | 128Mb    |
| NVSRAM            | Non-volatile        | 1   | U1087       | 128KB    |
| FRU               | Non-volatile        | 1   | U1019       | 2Kb      |
| SPD               | Non-volatile        | 1   | U22         | 2Kb      |
| CPLD              | Non-volatile        | 1   | U1088       | 64kb     |
| MCU (Cordova)     | Non-volatile        | 1   | U1113       | 8KB      |
| H745 Adapter PERC | (Internal Controlle | er) |             |          |
| SDRAM             | Volatile            | 4   | U1077~U1080 | 4GB      |
| NV Flash          | Non-volatile        | 1   | U1100       | 32Gb     |
| BMU               | Non-Volatile        | 1   | U1090       | 180KB    |
| SPI Flash         | Non-Volatile        | 1   | U1086       | 128Mb    |
| NVSRAM            | Non-volatile        | 1   | U1087       | 128KB    |
| FRU               | Non-volatile        | 1   | U1019       | 2Kb      |
| SPD               | Non-volatile        | 1   | U22         | 2Kb      |
| CPLD              | Non-volatile        | 1   | U1088       | 64kb     |
| H755/H755N fPERC  | (Internal Controlle | er) | <u> </u>    |          |
| SDRAM             | Volatile            | 9   | U1077~U1085 | 8GB      |
| NV Flash          | Non-volatile        | 1   | U1100       | 512Gb    |
| BMU               | Non-Volatile        | 1   | U1126       | 180KB    |
| SPI Flash         | Non-Volatile        | 1   | U1086       | 128Mb    |
| NVSRAM            | Non-volatile        | 1   | U1087       | 128KB    |
| FRU               | Non-volatile        | 1   | U1019       | 2Kb      |
| SPD               | Non-volatile        | 1   | U22         | 2Kb      |
| CPLD              | Non-volatile        | 1   | U1088       | 64kb     |
| MCU (Cordova)     | Non-volatile        | 1   | U41         | 8KB      |
| H755 Adapter PERC | (Internal Controlle | er) |             |          |
|                   |                     |     | <u> </u>    | <u> </u> |

| SDRAM               | Volatile            | 9   | U1077~U1085 | 8GB   |
|---------------------|---------------------|-----|-------------|-------|
| NV Flash            | Non-volatile        | 1   | U1100       | 512Gb |
| BMU                 | Non-Volatile        | 1   | U1126       | 180KB |
| SPI Flash           | Non-Volatile        | 1   | U1086       | 128Mb |
| NVSRAM              | Non-volatile        | 1   | U1087       | 128KB |
| FRU                 | Non-volatile        | 1   | U1019       | 2Kb   |
| SPD                 | Non-volatile        | 1   | U22         | 2Kb   |
| CPLD                | Non-volatile        | 1   | U1088       | 64kb  |
| H345 fPERC (Interna | al Controller)      |     | <u> </u>    |       |
| SPI Flash           | Non-Volatile        | 1   | U2          | 256Mb |
| NVSRAM              | Non-volatile        | 1   | U5          | 128KB |
| CPLD                | Non-volatile        | 1   | U7          | 24Kb  |
| FRU                 | Non-volatile        | 1   | U8          | 64Kb  |
| RMC                 | Non-volatile        | 1   | U9          | 64Kb  |
| MCU (Cordova)       | Non-volatile        | 1   | U41         | 8KB   |
| H345 Adapter PERC   | (Internal Controlle | er) |             |       |
| SPI Flash           | Non-Volatile        | 1   | U2          | 256Mb |
| NVSRAM              | Non-volatile        | 1   | U5          | 128KB |
| CPLD                | Non-volatile        | 1   | U7          | 24Kb  |
| FRU                 | Non-volatile        | 1   | U8          | 64Kb  |
| RMC                 | Non-volatile        | 1   | U9          | 64Kb  |
| H840 Adapter PERC   | (External Controll  | er) |             |       |
| SDRAM               | Volatile            | 9   | U1077~U1085 | 8GB   |
| NV Flash            | Non-volatile        | 1   | U1100       | 64Gb  |
| BMU                 | Non-Volatile        | 1   | U1090       | 180KB |
| SPI Flash           | Non-volatile        | 1   | U1098       | 128Mb |
| NVSRAM              | Non-volatile        | 1   | U1087       | 128KB |
|                     |                     |     | i e         | ı     |
| FRU                 | Non-volatile        | 1   | U1019       | 2Kb   |

|                                       | 1                  |        | T             | 1                 |
|---------------------------------------|--------------------|--------|---------------|-------------------|
| CPLD                                  | Non-volatile       | 1      | U1088         | 64kb              |
| HBA355i fPERC (Inter                  | nal controller)    |        |               |                   |
| SPI Flash                             | Non-Volatile       | 1      | U2            | 128Mb             |
| FRU                                   | Non-volatile       | 1      | U5            | 2Kb               |
| CPLD                                  | Non-volatile       | 1      | U23           | 24kb              |
| MCU                                   | Non-volatile       | 1      | U41           | 8KB               |
| HBA355i Adapter PER                   | C (Internal contro | oller) |               |                   |
| SPI Flash                             | Non-Volatile       | 1      | U2            | 128Mb             |
| FRU                                   | Non-volatile       | 1      | U5            | 2Kb               |
| CPLD                                  | Non-volatile       | 1      | U23           | 24kb              |
| HBA355E Adapter PE                    | RC (External contr | oller) |               |                   |
| SPI Flash                             | Non-Volatile       | 1      | U2            | 128Mb             |
| FRU                                   | Non-volatile       | 1      | U5            | 2Kb               |
| CPLD                                  | Non-volatile       | 1      | U23           | 24kb              |
| FIO Base                              |                    |        |               |                   |
| Microcontroller                       | Non-Volatile       | 1      | U_TINY        | 8KB               |
| SPI Flash                             | Non-Volatile       | 1      | U8            | 32 Mb             |
| FIO Upsell Titan                      |                    |        |               |                   |
| Microcontroller                       | Non-Volatile       | 1      | USAM7         | 2MB Flash in chip |
| TPM                                   |                    |        |               |                   |
| Trusted Platform                      | Non-Volatile       | 1      | U2            | 128 Bytes         |
| Module (TPM)                          |                    |        |               |                   |
| IDSDM                                 |                    |        |               |                   |
| iDSDM (uSD1, uSD2)                    | Non-Volatile       | 2      | J1, J2        | 16GB, 32GB, 64GB  |
| SPI Flash                             | Non-Volatile       | 1      | U2            | 8Mb               |
| BOSS-S2                               |                    |        |               |                   |
| RAID controller<br>external SPI FLASH | Non-Volatile       | 1      | U17           | 8Mb               |
| CPLD                                  | Non-Volatile       | 1      | U1120         | 256Kb             |
| MCU (Cordova)                         | Non-volatile       | 1      | U1113         | 8KB               |
| FRU                                   | Non-Volatile       | 1      | U_BOSS_EEPROM | 2Kb               |
| LCD Bezel                             |                    |        |               |                   |
| PSU                                   |                    |        |               |                   |
| DELTA PSU                             |                    |        |               |                   |
| MCU                                   | Non-volatile       | 2      | IC805, IC703  | 64KB              |
|                                       | •                  | •      | •             | •                 |

| EEPROM        | Non-volatile | 1 | IC601 | 2KB   |
|---------------|--------------|---|-------|-------|
| ARTESYN PSU   |              |   |       |       |
| Primary MCU   | Non-volatile | 1 | U317  | 64KB  |
| Secondary MCU | Non-volatile | 1 | U315  | 128KB |
| DCDC MCU      | Non-volatile | 1 | U301  | 32KB  |
| Liteon PSU    |              |   |       |       |
| Primary MCU   | Non-volatile | 1 | IC050 | 64K   |
| Secondary MCU | Non-volatile | 1 | IC900 | 128K  |
| GPU Riser     |              |   |       |       |
| MCU           | Non-volatile | 1 | U1    | 8kB   |

| Item                                      | Type (e.g. Flash PROM, EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                                                                                                                                                                  |
|-------------------------------------------|--------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Planer                                    |                                |                                                                                 |                                                                                                                                                                                            |
| PCH Internal CMOS RAM                     | Battery-backed CMOS<br>RAM     | No                                                                              | Real-time clock and BIOS configuration settings                                                                                                                                            |
| BIOS SPI Flash                            | SPI Flash                      | Yes                                                                             | Boot code, system configuration information, UEFI environment, Flash Disceptor, ME                                                                                                         |
| BIOS Data ROM SPI Flash                   | SPI Flash                      | No                                                                              | 4MB Data SPI ROM storage<br>BIOS setting .                                                                                                                                                 |
| iDRAC SPI Flash                           | SPI Flash                      | No                                                                              | iDRAC Uboot (boot loader),<br>server management persistent<br>store (i.e. iDRAC boot<br>variables), and virtual planar<br>FRU                                                              |
| вмс еммс                                  | eMMC NAND Flash                | No                                                                              | Operational iDRAC FW, Lifecycle Controller (LC) USC partition, LC service diags, LC OS drivers, USC firmware, IDRAC MAC Address, and EPPID, rac log, System Event Log, lifecycle log cache |
| iDRAC DDR4                                | RAM                            | Yes                                                                             | iDRAC RAM                                                                                                                                                                                  |
| System CPLD RAM                           | RAM                            | No                                                                              | Not utilized                                                                                                                                                                               |
| System Memory                             | RAM                            | Yes                                                                             | System OS RAM                                                                                                                                                                              |
| Memory VDDQ, CPU Vcore and VSA Regulators | OTP(one time programmable)     | No                                                                              | Operational parameters                                                                                                                                                                     |
| LOM SPI FLASH                             | SPI Flash EEPROM               | Yes                                                                             | Firmware                                                                                                                                                                                   |

| Item                   | Type (e.g. Flash PROM, EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                                        |
|------------------------|--------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------|
| SEP internal flash     | Integrated Flash+EEPROM        | No                                                                              | Firmware + FRU                                                   |
| Backplane External FRU | I2C EEPROM                     | No                                                                              | FRU                                                              |
| H345/H745/H755/H755    |                                |                                                                                 |                                                                  |
| H345/H745/H755/H840    | •                              |                                                                                 |                                                                  |
| NVSRAM                 | NVSRAM                         | No                                                                              | Configuration data                                               |
| FRU                    | EEPROM                         | No                                                                              | Card manufacturing information                                   |
| SPD                    | EEPROM                         | No                                                                              | Memory configuration data                                        |
| NV Flash               | SPI Flash                      | No                                                                              | Card firmware                                                    |
| CPLD                   | Flash                          | No                                                                              | Power sequencing and Cache<br>Offload                            |
| SPI Flash              | SPI Flash                      | No                                                                              | Holds cache data during power loss                               |
| SDRAM                  | SDRAM                          | No                                                                              | Cache for HDD I/O                                                |
| MCU (Cordova)          | EEPROM                         | No                                                                              | PCIe Bifurcation information to system iDRAC                     |
| BMU                    | Integrated<br>Flash+EEPROM     | No                                                                              | Battery Management control                                       |
| HBA355i fPERC          |                                |                                                                                 |                                                                  |
| FRU                    | EEPROM                         | No                                                                              | Card manufacturing information                                   |
| SPI Flash              | SPI Flash                      | No                                                                              | Card firmware                                                    |
| CPLD                   | Flash                          | No                                                                              | Power sequencing and Cache<br>Offload                            |
| MCU (Cordova)          | EEPROM                         | No                                                                              | PCIe Bifurcation information to system iDRAC                     |
| HBA355i/HBA355E Ada    | pter PERC                      |                                                                                 |                                                                  |
| FRU                    | EEPROM                         | No                                                                              | Card manufacturing information                                   |
| SPI Flash              | SPI FLASH                      | No                                                                              | Card firmware                                                    |
| CPLD                   | Flash                          | No                                                                              | Power Sequencing                                                 |
| FIO Base               |                                |                                                                                 |                                                                  |
| Microcontroller        | Flash                          | No                                                                              | Driving Health and Status LED                                    |
| SPI Flash              | SPI Flash                      | No                                                                              | EasyRestore functionality contains Service Tag, Copy of SEL logs |
| FIO Upsell Titan       | ,                              |                                                                                 | · •                                                              |
| Microcontroller        | SPI Flash                      | No                                                                              | For field maintenance. Have License, Service Tag and system      |

| Item                          | Type (e.g. Flash PROM, EEPROM) | Can user programs or operating system write data to it during normal operation?                                                                                                              | Purpose? (e.g. boot code)                                      |
|-------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
|                               |                                |                                                                                                                                                                                              | information. Driving health and status LEDs                    |
| TPM                           |                                |                                                                                                                                                                                              |                                                                |
| Trusted Platform Module (TPM) | EEPROM                         | Yes                                                                                                                                                                                          | Storage of encryption keys                                     |
| IDSDM                         |                                |                                                                                                                                                                                              |                                                                |
| iDSDM (uSD1, uSD2)            | NAND Flash                     | Yes                                                                                                                                                                                          | Provides mass storage                                          |
| SPI Flash                     | SPI Flash                      | SPI flash is only indirectly connected to iDRAC. iDRAC can read any address in the SPI flash, but may only write the primary firmware storage area as a part of a firmware update procedure. | Boot firmware storage, configuration and state data for IDSDM. |
| BOSS-S2                       |                                |                                                                                                                                                                                              |                                                                |
| SPI FLASH                     | FLASH EEPROM                   | No                                                                                                                                                                                           | Boot code, FW                                                  |
| FRU                           | FLASH EEPROM                   | No                                                                                                                                                                                           | Card manufacturing information                                 |
| LCD Bezel                     |                                |                                                                                                                                                                                              |                                                                |
| PSU                           |                                |                                                                                                                                                                                              |                                                                |
| MCU                           | Internal Flash                 | Yes                                                                                                                                                                                          | Boot code, FW                                                  |
| FRU                           | EEPROM                         | No                                                                                                                                                                                           | PSU information                                                |
| GPU Riser                     |                                |                                                                                                                                                                                              |                                                                |
| MCU                           | Flash ROM                      | No                                                                                                                                                                                           | Riser information                                              |

| Item                  | How is data input to this memory? | How is this memory write protected? | How is the memory cleared?                                                                                                                                                                                                                                  |
|-----------------------|-----------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Planer                |                                   |                                     |                                                                                                                                                                                                                                                             |
| PCH Internal CMOS RAM | BIOS                              | N/A – BIOS only control             | 1) Set NVRAM_CLR jumper to clear BIOS configuration settings at boot and reboot system. 2) Power off the system, remove coin cell battery for 30 seconds, replace battery and then power back on. 3) Restore default configuration in F2 system setup menu. |
| BIOS SPI Flash        | SPI interface via PCH             | Software write protected            | Not possible with any utilities or applications and system is not functional if corrupted or removed.                                                                                                                                                       |
| BIOS Data SPI Flash   | SPI interface via PCH             | Software write protected            | Not possible with any utilities or applications and the system is not                                                                                                                                                                                       |

| Item                                                  | How is data input to this memory?                               | How is this memory write protected?                                                            | How is the memory cleared?                                                                                                                                                                                                                          |
|-------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                       | ,                                                               |                                                                                                | functional if BIOS SPI is corrupted or removed.                                                                                                                                                                                                     |
| iDRAC SPI Flash                                       | SPI interface via iDRAC                                         | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | The user cannot clear memory completely. However, user data, lifecycle log and archive, SEL, and fw image repository can be cleared using Delete Configuration and Retire System, which can be accessed through the Lifecycle Controller interface. |
| BMC EMMC                                              | NAND Flash interface via iDRAC                                  | Embedded FW write protected                                                                    | The user cannot clear memory completely. However, user data, lifecycle log and archive, SEL, and fw image repository can be cleared using Delete Configuration and Retire System, which can be accessed through the Lifecycle Controller interface. |
| Memory VDDQ, CPU Vcore and VSA Regulators             | Once values are loaded into register space a cmd writes to nvm. | There are passwords for different sections of the register space                               | The user cannot clear memory.                                                                                                                                                                                                                       |
| System CPLD RAM                                       | Not utilized                                                    | Not accessible                                                                                 | Not accessible                                                                                                                                                                                                                                      |
| System Memory                                         | System OS                                                       | OS Control                                                                                     | Reboot or power down system                                                                                                                                                                                                                         |
| Internal USB Key                                      | USB interface via PCH. Accessed via system OS                   | No write protected                                                                             | Can be cleared in the system OS                                                                                                                                                                                                                     |
| Trusted Platform Module (TPM, TPM 2.0 only)           | Using TPM Enabled operating systems                             | SW write protected                                                                             | F2 Setup option                                                                                                                                                                                                                                     |
| SPI FLASH                                             | The data is flash via Dell<br>Update Package(DUP)               | Reserving write protection function for HW design.                                             | User cannot clear the memory.                                                                                                                                                                                                                       |
| 8 x 2.5" SAS/SATA; 8 x 3.5" SA                        | S/SATA front Backplane                                          |                                                                                                |                                                                                                                                                                                                                                                     |
| SEP internal flash                                    | I2C interface via iDRAC                                         | Program write protect bit                                                                      | The user cannot clear memory.                                                                                                                                                                                                                       |
| Backplane External FRU                                | Programmed at ICT during production.                            | No write protected                                                                             | The user cannot clear memory.                                                                                                                                                                                                                       |
| H345/H745/H755/H755N fPEI<br>H345/H745/H755/H840 Adap |                                                                 |                                                                                                |                                                                                                                                                                                                                                                     |
| NVSRAM                                                | ROC writes configuration data to NVSRAM                         | no write protected. Not visible to Host Processor                                              | User cannot clear the memory.                                                                                                                                                                                                                       |
| FRU                                                   | Programmed at ICT during production.                            | no write protected                                                                             | User cannot clear the memory.                                                                                                                                                                                                                       |
| SPD                                                   | Pre-programmed before assembly                                  | no write protected. Not visible to Host Processor                                              | User cannot clear the memory.                                                                                                                                                                                                                       |

| Item                              | How is data input to this memory? | How is this memory write protected? | How is the memory cleared?                            |
|-----------------------------------|-----------------------------------|-------------------------------------|-------------------------------------------------------|
| Flash                             | Pre-programmed before             | no write protected. Not             | User cannot clear the                                 |
|                                   | assembly. Can be updated          | visible to Host Processor           | memory.                                               |
|                                   | using Dell/LSI tools              |                                     |                                                       |
| Backup Flash                      | FPGA backs up DDR data            | no write protected. Not             | Flash can be cleared by                               |
|                                   | to this device in case of a       | visible to Host Processor           | powering up the card and                              |
|                                   | power failure                     |                                     | allowing the controller to flush the contents to VDs. |
|                                   |                                   |                                     | If the VDs are no longer                              |
|                                   |                                   |                                     | available, cache can be                               |
|                                   |                                   |                                     | cleared by going into                                 |
|                                   |                                   |                                     | controller BIOS and                                   |
|                                   |                                   |                                     | selecting Discard Preserved Cache.                    |
| SDRAM                             | ROC writes to this memory         | no write protected. Not             | Cache can be cleared by                               |
|                                   | - using it as cache for data      | visible to Host Processor           | powering off the card                                 |
|                                   | IO to HDDs                        |                                     |                                                       |
| HBA355i/HBA355E                   |                                   |                                     |                                                       |
|                                   |                                   |                                     |                                                       |
| NVSRAM                            | ROC writes configuration          | no write protected. Not             | User cannot clear the                                 |
|                                   | data to NVSRAM                    | visible to Host Processor           | memory.                                               |
| FRU                               | Programmed at ICT during          | no write protected                  | User cannot clear the                                 |
|                                   | production.                       |                                     | memory.                                               |
| Flash                             | Pre-programmed before             | no write protected. Not             | User cannot clear the                                 |
|                                   | assembly. Can be updated          | visible to Host Processor           | memory.                                               |
|                                   | using Dell/LSI tools              |                                     |                                                       |
| FIO Base                          |                                   |                                     |                                                       |
| Microcontroller                   | I2C via iDRAC                     | Hardware strapping                  | User cannot clear the memory.                         |
| SPI Flash                         | SPI interface from iDRAC          | Embedded iDRAC                      | The user cannot clear                                 |
|                                   | to Right Cntl Panel               | subsystem firmware                  | memory.                                               |
|                                   |                                   | actively controls sub area          |                                                       |
|                                   |                                   | based write protection as           |                                                       |
| FIO Uncell Titors                 |                                   | needed.                             |                                                       |
| FIO Upsell Titan  Microcontroller | SPI interface via iDRAC           | Hardware stranging                  | User cannot clear the                                 |
| Microcontroller                   | SPI Interface via IDRAC           | Hardware strapping                  | memory.                                               |
| TPM                               |                                   |                                     |                                                       |
| Trusted Platform Module           | Using TPM Enabled                 | SW write protected                  | F2 Setup option                                       |
| (TPM)                             | operating systems                 |                                     |                                                       |
| IDSDM                             |                                   |                                     |                                                       |
| iDSDM (uSD1, uSD2)                | device resides in host            | physical write protect              | (1) card may be physically                            |
|                                   | domain; they are exposed          | switch on ACE card                  | removed and destroyed                                 |
|                                   | to the user via an                |                                     | or cleared via standard                               |
|                                   | internally connected, non-        |                                     | means on a separate computer OR                       |
|                                   | removable USB mass                |                                     | (2)User has access to the                             |
|                                   | storage device                    |                                     | card in the host domain                               |
|                                   |                                   |                                     | and may clear it manually                             |
| SPI Flash                         | User can initiate a               | There is no mechanism               | iDRAC may issue a clear command to erase all          |
|                                   | firmware update of the            | provided to iDRAC to write          | command to erase all contents of the SPI NOR,         |
|                                   | IDSDM device.                     | any SPI NOR area outside            | but doing this will leave                             |
|                                   |                                   | of the primary IDSDM                |                                                       |
|                                   |                                   | firmware region.                    |                                                       |

| Item      | How is data input to this   | How is this memory write  | How is the memory         |
|-----------|-----------------------------|---------------------------|---------------------------|
|           | memory?                     | protected?                | cleared?                  |
|           |                             |                           | the IDSDM non-            |
|           |                             |                           | functional.               |
| BOSS-S2   |                             |                           |                           |
| SPI FLASH | By programming the          | N/A                       | Use Flash tool, type      |
|           | image via firmware update   |                           | "go.nsh w y"              |
|           | process                     |                           |                           |
| TFRU      | During Manufacturing, by    | N/A                       | By writing to Flash       |
|           | programming the image       |                           |                           |
|           | via firmware update         |                           |                           |
|           | process.                    |                           |                           |
|           | During runtime, by I2C      |                           |                           |
|           | Proprietary Command         |                           |                           |
|           | Protocol                    |                           |                           |
| LCD Bezel |                             |                           |                           |
| PSU       |                             |                           |                           |
| MCU       | The data is flash via Dell  | SW write protected        | Before firmware update,   |
|           | Update Package(DUP)         |                           | the memory will be clear. |
| FRU       | During Manufacturing, by    | SW write protected        | User cannot clear the     |
|           | programming the image       |                           | memory.                   |
|           | via firmware update         |                           |                           |
|           | process                     |                           |                           |
| GPU Riser |                             |                           |                           |
| MCU       | The data is flash via iDRAC | No write protected. Not   | User cannot clear the     |
|           | auto update                 | visible to Host Processor | memory.                   |



**NOTE:** For any information that you may need, direct your questions to Dell Marketing contact.

## © 2021 Dell Inc.

 $Trademarks \ used \ in \ this \ text: \ Dell^{tm}, \ the \ DELL \ logo, \ and \ PowerEdge^{tm} \ are \ trademarks \ of \ Dell \ Inc.$